Digital Library
Close Browse articles from a journal
 
<< previous    next >>
     Journal description
       All volumes of the corresponding journal
         All issues of the corresponding volume
           All articles of the corresponding issues
                                       Details for article 16 of 20 found articles
 
 
  Low Power at Different levels of VLSI Design an clock Distribution Schemes
 
 
Title: Low Power at Different levels of VLSI Design an clock Distribution Schemes
Author: Chetan Sharma
Appeared in: International journal of computer technology and applications
Paging: Volume 02 (2011) nr. 01 pages 88-93
Year: 2011
Contents: Low power chip requirement in the VLSI industry is main considerable field due to the reduction of chip dimension day by day and environmental factors. In this paper various low power techniques at Gate level, Architecture level and different tradeoffs between different clock distribution schemes like as single driver clock scheme and distributed buffers clock scheme are reviewed. Here it is also tried to showing various effects of particular clock distribution scheme such as clock skew, clock jitter etc. Keywords: Algorithm level techniques, Circuit Level Aspects, Local restructing, Clock jitter, Clock skew.
Publisher: Technopark Publications (provided by DOAJ)
Source file: Elektronische Wetenschappelijke Tijdschriften
 
 

                             Details for article 16 of 20 found articles
 
<< previous    next >>
 
 Koninklijke Bibliotheek - National Library of the Netherlands