Digital Library
Close Browse articles from a journal
 
<< previous    next >>
     Journal description
       All volumes of the corresponding journal
         All issues of the corresponding volume
           All articles of the corresponding issues
                                       Details for article 10 of 82 found articles
 
 
  A Novel Low Power and High Performance 14 Transistor CMOS Full Adder Cell
 
 
Title: A Novel Low Power and High Performance 14 Transistor CMOS Full Adder Cell
Author: T. Vigneswaran
B. Mukundhan
P. Subbarami Reddy
Appeared in: Journal of applied sciences
Paging: Volume 6 (2006) nr. 9 pages 1978-1981
Year: 2006
Contents: Full adders are important components in applications such as Digital Signal Processors (DSP) architectures and microprocessors. Demands for the low power VLSI have been pushing the development of aggressive design methodologies to reduce the power consumption drastically. To meet the growing demand, The present study propose a new low power adder cell by sacrificing the MOS Transistor count that reduces the serious threshold loss problem, considerably increases the speed and decreases the power when compared to the Static Energy Recovery Full (SERF) adder. So a new improved 14T CMOS l-bit full adder cell is presented in the present study. Results show 50% improvement in threshold loss problem8% improvement in speed and considerable power consumption over the SERF adder and other different types of adders with comparable performance.
Publisher: Asian Network for Scientific Information, Pakistan (provided by DOAJ)
Source file: Elektronische Wetenschappelijke Tijdschriften
 
 

                             Details for article 10 of 82 found articles
 
<< previous    next >>
 
 Koninklijke Bibliotheek - National Library of the Netherlands